CML Microcircuits has introduced the CMX940, a low-power, single-chip fully integrated Fractional-N RF synthesiser with VCO that achieves low phase noise and excellent spurious performance. The chip surpasses the industry prerequisites for enabling a new generation of private mobile radio (PMR), data modems, marine radios and other wireless systems.
In order to achieve high performance and flexibility in a low power IC, CML has implemented a dual-loop architecture with a highly-configurable reference path, consisting of a separate PLL and VCO, used to minimize close-in phase noise and mitigate integer and fractional boundary spurious.
Managing phase noise and spurious performance are fundamental to meeting international, including ETSI, radio standards such as EN 300 113 and EN 300 086, mandated for narrow-band systems. The CMX940 has a number of design innovation such as a near noiseless clock multiplier technology which will deliver the high performance needed to meet these stringent requirements.
The CMX940 is capable of generating RF signals over a continuous frequency range from 49 MHz to 2040 MHz, with dual single-ended RF outputs to support Rx and Tx sub-systems. Only an external loop filter and clock reference are needed to provide a compact and high quality local oscillator (LO) source.
Many synthesizers targeting these application areas are based on a PLL IC with a large number of discrete external parts to implement the voltage-controlled oscillator (VCO), which consumes valuable PCB real estate. CML aims to reduce component count / board area, eliminate VCO tolerancing issues and speed up time to market with a more integrated silicon approach.
At carrier frequency of 500 MHz the typical phase noise is -124 dBc/Hz at 12.5 kHz offset and spurious products are better than -75 dBc. The CMX940 operates from a 3.0 to 3.6 V supply, with a current consumption of between 23 mA and 64 mA depending on device configuration, making it an ideal choice for portable and battery powered applications.